mirror of
https://github.com/d0k3/GodMode9.git
synced 2025-06-26 13:42:47 +00:00
135 lines
3.7 KiB
ArmAsm
135 lines
3.7 KiB
ArmAsm
.section .text.start
|
|
.align 4
|
|
.arm
|
|
|
|
@ make sure not to clobber r0-r2
|
|
.global _start
|
|
_start:
|
|
@ Switch to supervisor mode and disable interrupts
|
|
msr cpsr_c, #0xD3
|
|
|
|
@ Short delay (not always necessary, just in case)
|
|
mov r3, #0x40000
|
|
.Lwaitloop:
|
|
subs r3, #1
|
|
bgt .Lwaitloop
|
|
|
|
@ Check the load address
|
|
adr r3, _start
|
|
ldr r4, =__start__
|
|
cmp r3, r4
|
|
beq _start_gm
|
|
|
|
@ Relocate the binary to the correct location and branch to it
|
|
ldr r5, =__code_size__
|
|
.Lbincopyloop:
|
|
subs r5, #4
|
|
ldrge r6, [r3, r5]
|
|
strge r6, [r4, r5]
|
|
bge .Lbincopyloop
|
|
|
|
mov r5, r0
|
|
mov r6, r1
|
|
mov r7, r2
|
|
ldr r3, =0xFFFF0830 @ Writeback & Invalidate DCache
|
|
blx r3
|
|
mov r0, r5
|
|
mov r1, r6
|
|
mov r2, r7
|
|
|
|
mov lr, #0
|
|
mcr p15, 0, lr, c7, c5, 0 @ Invalidate ICache
|
|
|
|
bx r4
|
|
|
|
_start_gm:
|
|
ldr sp, =__stack_top
|
|
|
|
mov r9, r0 @ argc
|
|
mov r10, r1 @ argv
|
|
|
|
ldr r4, =0xBEEF
|
|
lsl r2, #16
|
|
lsr r2, #16
|
|
cmp r2, r4 @ magic word
|
|
movne r9, #0
|
|
|
|
@ Disable caches / mpu
|
|
mrc p15, 0, r4, c1, c0, 0 @ read control register
|
|
bic r4, #(1<<16) @ - dtcm disable (mandated by the docs, before you change the dtcm's address)
|
|
bic r4, #(1<<12) @ - instruction cache disable
|
|
bic r4, #(1<<2) @ - data cache disable
|
|
bic r4, #(1<<0) @ - mpu disable
|
|
mcr p15, 0, r4, c1, c0, 0 @ write control register
|
|
|
|
@ Clear bss
|
|
ldr r0, =__bss_start
|
|
ldr r1, =__bss_end
|
|
mov r2, #0
|
|
.Lbss_clr:
|
|
cmp r0, r1
|
|
strlt r2, [r0], #4
|
|
blt .Lbss_clr
|
|
|
|
@ Invalidate caches
|
|
mov r5, #0
|
|
mcr p15, 0, r5, c7, c5, 0 @ invalidate I-cache
|
|
mcr p15, 0, r5, c7, c6, 0 @ invalidate D-cache
|
|
mcr p15, 0, r5, c7, c10, 4 @ drain write buffer
|
|
|
|
@ Give read/write access to all the memory regions
|
|
ldr r5, =0x33333333
|
|
mcr p15, 0, r5, c5, c0, 2 @ write data access
|
|
mcr p15, 0, r5, c5, c0, 3 @ write instruction access
|
|
|
|
@ Sets MPU permissions and cache settings
|
|
ldr r0, =0xFFFF001F @ ffff0000 64k | bootrom (unprotected / protected)
|
|
ldr r1, =0x3000801B @ 30008000 16k | dtcm
|
|
ldr r2, =0x01FF801D @ 01ff8000 32k | itcm
|
|
ldr r3, =0x08000029 @ 08000000 2M | arm9 mem (O3DS / N3DS)
|
|
ldr r4, =0x10000029 @ 10000000 2M | io mem (ARM9 / first 2MB)
|
|
ldr r5, =0x20000037 @ 20000000 256M | fcram (O3DS / N3DS)
|
|
ldr r6, =0x1FF00027 @ 1FF00000 1M | dsp / axi wram
|
|
ldr r7, =0x1800002D @ 18000000 8M | vram (+ 2MB)
|
|
mov r8, #0b00101101 @ bootrom/itcm/arm9 mem and fcram are cacheable/bufferable
|
|
mcr p15, 0, r0, c6, c0, 0
|
|
mcr p15, 0, r1, c6, c1, 0
|
|
mcr p15, 0, r2, c6, c2, 0
|
|
mcr p15, 0, r3, c6, c3, 0
|
|
mcr p15, 0, r4, c6, c4, 0
|
|
mcr p15, 0, r5, c6, c5, 0
|
|
mcr p15, 0, r6, c6, c6, 0
|
|
mcr p15, 0, r7, c6, c7, 0
|
|
mcr p15, 0, r8, c3, c0, 0 @ Write bufferable 0, 2, 5
|
|
mcr p15, 0, r8, c2, c0, 0 @ Data cacheable 0, 2, 5
|
|
mcr p15, 0, r8, c2, c0, 1 @ Inst cacheable 0, 2, 5
|
|
|
|
@ Enable dctm
|
|
ldr r1, =0x3000800A @ set dtcm
|
|
mcr p15, 0, r1, c9, c1, 0 @ set the dtcm Region Register
|
|
|
|
@ Wait for screen init
|
|
mov r0, #0x20000000
|
|
.Lwaitforsi:
|
|
ldr r1, [r0, #-4]
|
|
cmp r1, #0
|
|
bne .Lwaitforsi
|
|
|
|
@ Enable caches
|
|
mrc p15, 0, r4, c1, c0, 0 @ read control register
|
|
orr r4, r4, #(1<<18) @ - itcm enable
|
|
orr r4, r4, #(1<<16) @ - dtcm enable
|
|
orr r4, r4, #(1<<12) @ - instruction cache enable
|
|
orr r4, r4, #(1<<2) @ - data cache enable
|
|
orr r4, r4, #(1<<0) @ - mpu enable
|
|
mcr p15, 0, r4, c1, c0, 0 @ write control register
|
|
|
|
@ Fixes mounting of SDMC
|
|
ldr r0, =0x10000020
|
|
mov r1, #0x340
|
|
str r1, [r0]
|
|
|
|
mov r0, r9
|
|
mov r1, r10
|
|
b main
|